Home| All soft| Last soft| Your Orders| Customers opinion| Helpdesk| Cart

Program Search:


Shopping Cart:




*Note: Minimum order price: €20
We Recommend:

Low-Power High-Speed ADCs for Nanometer CMOS Integration PDF eBook €10 buy download

Low-Power High-Speed ADCs for Nanometer CMOS Integration
by Zhiheng Cao, Shouli Yan
English | 2008 | ISBN: 1402084498 | 95 pages | PDF | 5.7 MB

Low-Power High-Speed ADCs for Nanometer CMOS Integration is about the design and implementation of ADC in nanometer CMOS processes that achieve lower power consumption for a given speed and resolution than previous designs, through architectural and circuit innovations that take advantage of unique features of nanometer CMOS processes. A phase lock loop (PLL) clock multiplier has also been designed using new circuit techniques and successfully tested.

1) A 1.2V, 52mW, 210MS/s 10-bit two-step ADC in 130nm CMOS occupying 0.38mm2. Using offset canceling comparators and capacitor networks implemented with small value interconnect capacitors to replace resistor ladder/multiplexer in conventional sub-ranging ADCs, it achieves 74dB SFDR for 10MHz and 71dB SFDR for 100MHz input.

2) A 32mW, 1.25GS/s 6-bit ADC with 2.5GHz internal clock in 130nm CMOS. A new type of architecture that combines flash and SAR enables the lowest power consumption, 6-bit >1GS/s ADC reported to date. This design can be a drop-in replacement for existing flash ADCs since it does require any post-processing or calibration step and has the same latency as flash.

3) A 0.4ps-rms-jitter (integrated from 3kHz to 300MHz offset for >2.5GHz) 1-3GHz tunable, phase-noise programmable clock-multiplier PLL for generating sampling clock to the SAR ADC. A new loop filter structure enables phase error preamplification to lower PLL in-band noise without increasing loop filter capacitor size.


Please No mirrors.



Download File Size:2.49 MB


Low-Power High-Speed ADCs for Nanometer CMOS Integration PDF eBook
€10
Customers who bought this program also bought:
  • 60-GHz CMOS Phase-Locked Loops PDF eBook €10
  • Systematic Design of CMOS Switched-Current Bandpass Sigma-Delta Modulators for Digital Communication Chips PDF eBook €10
  • CMOS Sigma-Delta Converters Practical Design Guide PDF eBook €10
  • Reference-Free CMOS Pipeline Analog-to-Digital Converters PDF eBook €10
  • Paul G. A. Jespers The gm Id Methodology a Sizing Tool for Low-Voltage Analog CMOS Circuits The Semi-empirical and Compact Model Approaches PDF eBook €10

  • Home| All Programs| Today added Progs| Your Orders| Helpdesk| Shopping cart      





    AutoCAD 2023 €110


    SolidWorks 2022 €115


    AutoCAD 2023 for Mac €110






    Intuit QuickBooks Enterprise Solutions 2021 €40


    Mindjet MindManager 2022 €22


    Chief Architect Premier X13 €50






    Autodesk 3DS MAX 2023 €75

                 

    Autodesk Inventor Professional 2023 €95