Year / Date of Release: 2011
Version: 11.0.208
Developer: Altera
Developer's site: www.altera.com
Bit depth: 32bit +64 bit
Language: English
System Requirements: OS: Windows 2000 / XP / Vista / 7
10 Gb Disk Space
2 Gb RAM (recommended)
Enhanced support for Stratix V FPGA, namely:
- Supports GigE and SDI embedded transceivers for;
- Now support setting additional transceivers. parameters (receiver offset calibration, linear equalizer, and dynamic reconfiguration of PMA analog settings).
Added a debugging tool interface to external memory chips (Memory Interface Toolkit). The new facility allegedly allows realtime track the performance of the memory subsystem. You can choose the most efficient mode of operation of the memory controller, changing its settings.
Added a debugging tool for the transceiver (Transceiver Toolkit). Improved user interface manager channels enables real-time monitoring link status of receivers and transmitters. Improved control panel allows channels on the fly to change the parameters of transceivers and see how it affects the system. All this allows developers to rapidly build and debug the board.
There was a better means of rapid establishment of the project instead of QSys SOPS Builder. Allows you to quickly connect QSys-compatible IP-Cores blocks into a single system.
Additional improvements:
+ Improved Chip Planner (As for the settings of transceivers Stratix V FPGA);
+ Added support for 64-bit Windows and Linux to DSP Builder
+ Added another IP Core - Deinterlacer II IP core
+ Improved support for Cyclone IV GX FPGAs and MAX V CPLDs (see final timing model can be generated and POF).
+ Finally Improved the problem with the Cyrillic alphabet in a text editor
Download File Size:5.84 GB